

**Application Notes** 

## PCB Layout and Design Considerations for CH7009 DVI/TV Output Device

## 1. Introduction

This application note focuses on the basic PCB layout and design guidelines for the CH7009 DVI/TV Output Device. Guidelines in component placement, power supply decoupling, grounding, and reference crystal placement and selection, input signal interface and video components for both the DVI link and the TV output are discussed in this document. The guidelines discussed here are intended to optimize the PCB layout and applications for this product. They are only for reference. Designers are urged to implement the configurations and evaluate the performance of the system prior to bringing the design to production.

The discussion and figures that follow reflect and describe connections based on the 64-pin LQFP package of the CH7009.

## 2. Component Placement and Design Considerations

Components associated with the CH7009 DVI/TV transmitter should be placed as close as possible to the respective pins. The following discussion will describe guidelines on how to connect critical pins, as well as describe the guidelines for the placement and layout of components associated with these pins.

#### 2.1 Power Supply Decoupling

The optimum power supply decoupling is accomplished by placing a  $0.1\mu$ F ceramic capacitor to each of the power supply pins as shown in **Figure 1** and **Figure 2**. These capacitors (C7, C8, C9, C11, C12, C14, C15, C18) should be connected as close as possible to their respective power and ground pins using short and wide traces to minimize lead inductance. Whenever possible, a physical connecting trace should connect the ground pins of the decoupling capacitors to the CH7009 ground pins, in addition to ground vias.

#### 2.1.1 Ground Pins

The analog and digital grounds of the CH7009 should connect to a common ground plane to provide a low impedance return path for the supply currents. Whenever possible, each of the CH7009 ground pins should connect directly to its respective decoupling capacitor ground lead, then connected to the ground plane through a ground via. Short and wide traces should be used to minimize the lead inductance. See **Table 1** for the Ground pins assignment.

#### 2.1.2 Power Supply Pins

Separate digital (including the I/O supply voltage DVDDV), DVI, Analog, and DAC power planes are recommended. See **Table 1** for the Power supply pins assignment.

| Pin Assignment | # of Pins | Туре  | Symbol | Description                           |
|----------------|-----------|-------|--------|---------------------------------------|
| 1, 12, 49      | 3         | Power | DVDD   | Digital Supply Voltage (3.3V)         |
| 6, 11, 64      | 3         | Power | DGND   | Digital Ground                        |
| 45             | 1         | Power | DVDDV  | I/O Supply Voltage (1.1V to 3.3V)     |
| 23, 29         | 2         | Power | TVDD   | DVI Transmitter Supply Voltage (3.3V) |
| 20, 26, 32     | 3         | Power | TGND   | <b>DVI Transmitter Ground</b>         |
| 18             | 1         | Power | AVDD   | DVI PLL Supply Voltage (3.3V)         |
| 44             | 1         | Power | AVDD   | TV PLL Supply Voltage (3.3V)          |
| 16, 17, 41     | 3         | Power | AGND   | PLL Ground                            |
| 33             | 1         | Power | VDD    | DAC Supply Voltage (3.3V)             |
| 34, 40         | 2         | Power | GND    | DAC Ground                            |

 Table 1: Power Supply Pins Assignment in CH7009

#### • DVDDV & VREF Decoupling and Connection

VREF is used as a reference level for pixel data input D[11:0], HSYNC input, VSYNC input, P-OUT output. Please refer to **Figure 1** for optimum decoupling. In general applications, VREF is derived from DVDDV divided by 2, i.e., VREF =  $1/2 \times DVDDV$ .

Therefore, in **Figure 2**, both resistors should have the same value ( $10K\Omega @ 1\%$ ). The decoupling capacitor, C4, is required as shown in **Figure 2**. Also the DVDDV voltage supply should be connected to the graphics controller I/O VDD.





**Notes:** All the Ferrite Beads described in this document are recommended to have an impedance of less than  $0.05\Omega$  at DC;  $23\Omega$  at 25MHz &  $47\Omega$  at 100MHz. Please refer to Fair\_Rite part# 2743019447 for details or an equivalent part can be used for the diagram.



Figure 2: (1) ISET, VREF and DVDDV Connection; (2) GPIO and AS connection

#### • **TVDD** Power Connection

One of the two recommended TVDD power connections shown in **Figure 3** and **Figure 4**, should be implemented to avoid power back-drive problems as described in AN57. TVDD Power Connection 2, **Figure 4**, is preferred so that TVDD can be well regulated at 3.3V. Please refer to AN57 for more details.



Figure 3: TVDD Power Connection 1





## 2.2 General Control and Inputs

#### • ISET pin

The ISET pin, pin 35, sets the DAC current. A  $130\Omega - 140\Omega$  resistor should be placed as close as possible to the ISET pin using short and wide traces. Whenever possible, the ISET resistor ground pin should also be connected to pin 34. Otherwise, the ground reference of the ISET resistor should ideally be close to the CH7009. See **Figure 2** for design reference.

With a 140 $\Omega$  resistor connected to the ISET pin, the peak white level and color saturation will be slightly lower than the standard. However, the DACs will consume less current. Alternatively, with a 130 $\Omega$  resistor connected to the ISET pin, the peak white level will be higher and color will be more saturated, however, the DACs will consume more current.

#### • Data Enable pin

The Data Enable pin, pin2 is an input signal which accepts the Data Enable signal from the VGA graphics chipset. Active video data is indicated when the VGA drives the Data Enable signal 'high'. When the Data Enable signal is 'low'. the video data will not be encoded and driven out of the DVI interface. The voltage levels are between 0V and DVDDV, and the voltage supplied to the VREF input pin is used as the voltage threshold level. The Data Enable pin is used for the DVI link interface.

#### • GPIO [0] & GPIO[1] pins

GPIO[1:0] are General Purpose I/O pins. To set the direction of these pins, register 1Eh, the GPIO Control Register must be set accordingly. The GPIO[1] pin can be configured as an output for the DVI link detect signal. In this configuration, this pin will be driven low when a termination change has been detected on the HPDET input.

In applications using the Intel Brookdale<sup>®</sup>, Montara<sup>®</sup>, or Springdale<sup>®</sup> chipset and software driver, it is recommended that GPIO[1:0] be layed out as shown in **Figure 2**. The Intel software driver uses GPIO[0] to select the TV output mode. For NTSC, the GPIO[0] pin must be pulled 'low' and for PAL, the GPIO[0] pin must be strapped 'high'. As for the GPIO[1] pin, the current Intel software driver only implements the state in which GPIO[1] is pulled 'high'. When GPIO[1] is 'high', TV video is outputted to the corresponding DAC pins.

#### • AS pin

The Address Select pin, pin 10, can be configured as shown in **Figure 2**. This pin determines the serial port address of the device. If AS is pulled 'low', then the serial port address is 0x76h, if AS is pulled 'high', then the serial port address is 0x75h.

Note: To use the Intel driver for the CH7009, the AS pin must be pulled 'low'.

#### • Horizontal and Vertical Sync Signals (HSYNC and VSYNC)

In input modes where the horizontal and vertical sync signals from the graphics controller are shared between the CH7009 and the computer monitor, buffering the sync signals prior to connecting them to the monitor is recommended (please refer to **Figure 5**). These buffers help isolate any noise generated from the monitor connection (e.g., reflections, etc.) from coupling into the sync inputs of the CH7009, thereby degrading the display quality. In modes where the embedded syncs are used, these buffers are not necessary.



Figure 5: Sync Buffers

Note: If differential pixel clock from the graphics controller is not available, XCLK\* should be tied to VREF.

#### • Video Inputs (D[0:11])

Since the digital pixel data and the pixel clock of the CH7009 may toggle at speeds of up to 165MHz (depending on input mode), it is critical that the connection of these video signals between the graphics controller and the CH7009 be kept short and isolated as much as possible from the analog outputs and analog circuitry. For optimum performance, these signals should not overlay the analog power or analog output signals. The DATA signals are single ended high speed signals that should be routed together as a bus. It is recommended that 8 mil traces be used in routing these signals.

#### • Pixel Clock Mode

Depending on the architecture and configuration of the graphics controller, CH7009 may have different clock modes settings. In all these modes, HSYNC, VSYNC and pixel data D[11:0] must meet the setup and hold time with respect to pixel clock.

#### • Master Clock Mode

When the CH7009 is operating in TV Out mode, the P-OUT/TLDET pin outputs a pixel clock to the graphics controller. To enable Master Clock Mode for the CH7009, bit 3 of the CM register, reg. 1Ch, should set to 1. The 14.31818MHz clock is then used as a frequency reference in the TV PLL. Bit 0 of the CM register signifies the XCLK frequency. A value of 0 should be written to the CM register when the XCLK is at the pixel frequency (duel edge clocking mode) and a value of 1 is used when the XCLK is twice the pixel frequency (single edge clocking mode).

Bit 1 of the CM Register controls the P-OUT clock frequency. A value of 0 generates a clock output at the pixel frequency, while a value of 1 generates a clock at twice the pixel frequency.

Bit 2 of the CM register controls the phase of the XCLK clock input to the CH7009. A value of 1 inverts the XCLK signal at the input of the device. This control is used to select which edge of the XCLK signal to use for latching the input data.

The direction of HSYNC and VSYNC signal can be controlled by the Sync Register, reg. 1Fh. When bit 5, the SYO bit, = 0, the HSYNC and VSYNC signals are input to CH7009. When the bit 5 = 1, the HSYNC and VSYNC signals are output to graphics controller. It is recommended to configure CH7009 in this clock mode with SYO set to 0 when the application use with the Intel Brookdale or Intel Springdale (See **Figure 6** for design details).



Figure 6: Master Clock Mode

#### • BCO pin

When BCO is used to provide a Buffered Clock Output, the output clock can be selected using the BCO Register (reg. 22h). **Table 2** shows the details of the buffered output clock modes.

|          | 1 8                          |          |                              |
|----------|------------------------------|----------|------------------------------|
| BCO[2:0] | <b>Buffered Clock Output</b> | BCO[2:0] | <b>Buffered Clock Output</b> |
| 000      | The 14MHz crystal            | 100      | Sine ROM MSB                 |
| 001      | UCLK                         | 101      | Cosine ROM MSB               |
| 010      | VCO divided by K3            | 110      | VGA Vertical Sync            |
| 011      | Field ID                     | 111      | TV Vertical Sync             |

#### Table 2: BCO Output Signal

#### Slave Clock Mode

For this mode, register 1Ch (Clock Mode Register, CM) bit 3 must be set to 0. The pixel clock comes from the graphics controller and the P-OUT pin is in a high impedance state (not automatically). The XCLK input is then used as a reference to the TV PLL. The direction of the HSYNC and VSYNC signals can be controlled by the Sync Register, reg. 1Fh. When bit 5 of the SYO register = 0, the HSYNC and VSYNC signals are input to CH7009. When bit 5 of the SYO register = 1, the HSYNC and VSYNC signals are output to graphics controller. It is recommended to configure CH7009 in this clock mode with SYO set to 0 when the application uses the Intel Brookdale or Intel Springdale chipsets (See **Figure 7** for design details).



Figure 7: Slave Clock Mode

#### • Embedded Sync Mode (TV-Out only)

In order to enable this mode, the Input Data Format Register, reg. 1Fh, needs to be set for IDF = 4. Since the HSYNC and VSYNC signals can be embedded into the data stream, the connections of the HSYNC and VSYNC pins are not required between the graphics controller and CH7009. Please refer CCIR656 for details on how the HSYNC and VSYNC, odd field & even field signals are generated within the data stream (See **Figure 8** for more design details for embedded sync in slave clock mode. Please note that the master clock mode can also be used.)



Figure 8: Embedded Sync (in slave clock) Mode

#### 2.3 Clock and Crystal Oscillator

#### • XI/FIN and XO pins

#### **Crystal Input**

The 14.31818 MHz (±20ppm) crystal must be placed as close as possible to the XI/FIN and XO pins (pin 42 and pin 43), with traces connected from point to point, overlaying the ground plane. Since the crystal generates a timing reference for the CH7009 encoder, it is very important that noise should not couple into these input pins. Traces with fast edge rates should not be routed under or adjacent these pins. In addition, the ground reference of the external capacitors connected to the crystal pins must be connected very close to the CH7009 pin 41 ground (See Figure 9).

#### **Reference Crystal Oscillator**

The CH7009 includes an oscillator circuit which allows a 14.31818MHz crystal to be connected directly. Alternatively, an externally generated 14.31818MHz clock source may be supplied to the CH7009. If an external clock source is used, it should have CMOS level specifications. The clock should be connected to the XI/FIN pin, and the XO pin should be left open. The external source must exhibit  $\pm 20$ ppm or better frequency tolerance, and have low jitter characteristics.

If a crystal is used, the designer should ensure that the following conditions are met:

Crystal is specified to be 14.31818 MHz,  $\pm 20$  ppm fundamental type and in parallel resonance (NOT series resonance). The crystal should also have a load capacitance equal to its specified value (C<sub>L</sub>).

External load capacitors have their ground connection very close to the CH7009 (C ext).

To allow tunability, a variable cap may be used from XI/FIN to ground.

Note that the XI/FIN and XO pin each has approximately 10 pF (C  $_{int}$ ) of shunt capacitance internal to the device. To calculate the proper external load capacitance to be added to the XI/FIN and XO pins, the following calculation should be used:

#### $C_{ext} = (2 \times C_L) - C_{int} - 2C_S$

where:

C ext= external load capacitance required on XI/FIN and XO pins.

 $C_{L}$  = crystal load capacitance specified by the crystal manufacturer.

C int= capacitance internal to CH7009 (approximately 10-15 pF on each of XI/FIN and XO pins).

 $C_{S}$ = stray capacitance of the circuit (i.e. routing capacitance on the PCB, associated capacitance of crystal holder from pin to pin etc.).

Please refer to Figure 9 for the symbols used in the calculation described above.

In general, let us assume

 $C_{int} XI/FIN = C_{int} XO = C_{int}$ 

 $C_{ext} XI/FIN = C_{ext} XO = C_{ext}$ 

such that

 $C_{L} = (C_{int} + C ext) / 2 + C_{S}$  and  $C ext = 2 (C_{L} - C_{S}) - C_{int}$ = 2 C<sub>L</sub> - (2C<sub>S</sub> + C<sub>int</sub>)

Therefore C L must be specified greater than C int  $/2 + C_S$  in order to select C ext properly.

After  $C_L$  (crystal load capacitance) is properly selected, care should be taken to make sure the crystal is not operating in excessive drive level specified by the crystal manufacturer. Otherwise, the crystal will age quickly and that in turn will affect the operating frequency of the crystal.

For the detail considerations of crystal oscillator design, please refer AN-06.



Figure 9: Reference Crystal Design

#### 2.4 DVI Output and Control

In DVI output mode, the multiplexed input data, sync and clock signals are input to the CH7009 from the graphics controller's digital output port. Data will be 2X multiplexed, and the clock inputs can be 1X or 2X times the pixel rate. For correct DVI operation, the input data format must be selected to be one of the RGB input formats.

The TDC0, TDC1, TDC2 & TLC signals are high frequency differential signals that need to be routed with special precautions. Since the TDC0, TDC1, TDC2 & TLC signals are differential they must be routed in pairs: TDC0 & TDC0\*, TDC1 & TDC1\*, TDC2 & TDC2\*, TLC & TLC\* signals. The lengths of the 4 pair of signals must be kept as close to the same as possible. The maximum length difference must not exceed 100 mils for any of the pairs relative to each other. The number of bends should be kept to 4 or less and 45 degree is the maximum corner angle. These signals should be routed on the top layer directly to the DVI connector without any vias to the bottom layer. The pin placement of the TDC0, TDC1, TDC2 & TLC signals allows for a direct route to the DVI connector. The CH7009 comes in versions able to drive a DVI display at a pixel rate of up to 165 MHz, supporting UXGA resolution displays. No scaling of input data is performed on the data output to the DVI device.

Figure 10 shows an example of the connection of the DVI output. In the figure a DVI-I Right Angle Connector is used to interface the CH7009 DVI outputs to the monitor.



Figure 10: The connection of the DVI output

#### • DVI Link Detect Output (TLDET\*) (internal pull-up)

The CH7009 comes in versions able to drive a DVI display at a pixel rate of up to 165 MHz, supporting UXGA resolution displays. No scaling of input data is performed on the data output to the DVI device.

The TLDET\* (Pins 7 and Pin 46) provides a general purpose I/O controlled via the serial bus. No internal pull-up when TLDET\* is selected. When the GPIO[1]/TLDET\* pin is configured as an output, this pin can be used to output the DVI link detect signal (pulls low when a termination change has been detected on the HPDET input). This is an open drain output. The output is released through serial port control (See **Figure 10**). Also there are two different pins within the CH7009 (pin 7 or pin 46) can be used to feed back to the graphics device when there has been a change in the state of the hot plug detect (HPDET) pin. Pin 7 is enabled when GOENB[1] is set high, and HPIE2 is set high. Pin 46 is enabled when POUTE is low, and HPIE is high. Whichever pin is enabled for the TLDET\* function will pull low with an open drain output following a transition on the HPDET input.

#### • DVI Data Channel (TDC[0:2] and TDC[0:2]\*)

These pins (Pins 22, 25, 28 for TDC[0:2] and Pins 21, 24, 27 for TDC[0:2]\*) provide the DVI differential outputs for data channel 0 (blue), channel 1(green) and channel 2 (red) (See **Figure 10**).

#### • DVI Link Clock Outputs (TLC and TLC\*)

These pins (Pins 30, 31) provide the DVI differential clock outputs for the DVI interface corresponding to the data on the TDC[0:2] outputs (See **Figure 10**).

#### • HPDET (DVI Hot Plug Detect)

This input pin (Pin 9) determines whether the DVI link is connected to a DVI monitor. When terminated, the monitor is required to apply a voltage greater than 2.4 volts. Changes on the status of this pin will be relayed to the graphics controller via the P-OUT/TLDET\* or the GPIO[1]/TLDET\* pin pulling low (See **Figure 10**).

#### • VSWING (DVI Link Swing Control)

This pin (Pin 19) sets the swing level of the DVI outputs. A 2.4K $\Omega$  resistor should be connected between this pin and GND using short and wide traces.

#### 2.4.1 Analog RGB Output

The R, G, B (pins 38, 37, 39) signals are analog video signals. These signals should be routed using  $75\Omega$  traces. These signals should not be routed together. There should be a minimum of 12 mils spacing between each of the R, G, B signals and 20 mils spacing between them and any digital trace.

Typically these signals should be routed in a separate analog area without any digital signal running through the area. Corners for these traces should be at a maximum of 45 degree. 90 degree corner should not be used due to cross coupling between adjacent traces. These traces should be kept on the top layer to minimize the use of vias on them.

In **Figure 10**, the input protection diodes D1 - D6 should be placed as close to the DVI connector as possible and the series termination resistors R2-R4 should be placed as close to the CH7009 as possible. If the analog outputs of the DVI-I connector are to be used, the ferrite beads L1-L8 should be placed as close to the DVI-I connector as possible to reduce EMI emissions.

#### 2.5 TV Video Outputs

In TV Output mode, multiplexed input data, sync and clock signals are input to the CH7009 from the graphics controller's digital output port. A P-OUT clock can be outputted as the reference frequency to the graphics controller, which is recommended to ensure accurate frequency generation. Horizontal and vertical sync signals are normally sent to the CH7009 from the graphics controller, but can be output to the graphics controller as an option (this is not recommended for pixel rates above 50MHz). Data will be 2X multiplexed, and the XCLK clock signal can be 1X or 2X times the pixel rate. The input data will be encoded into the selected video standard, and output from the video DACs. The modes supported for TV output are shown in **Table 3**.

Please beware that in order to minimize the hazard of ESD, a set of protection diodes MUST BE used for each DAC connecting to TV (Refer to AN-38 for details).

| Graphics Resolution  | Active Aspect | Pixel Aspect | TV Output | Scaling Ratios |
|----------------------|---------------|--------------|-----------|----------------|
|                      | Ratio         | Ratio        | Standard  |                |
| 512x384              | 4:3           | 1:1          | PAL       | 5/4, 1/1       |
| 512x384              | 4:3           | 1:1          | NTSC      | 5/4, 1/1       |
| 720x400              | 4:3           | 1.35:1.00    | PAL       | 5/4, 1/1       |
| 720x400              | 4:3           | 1.35:1.00    | NTSC      | 5/4, 1/1       |
| 640x400              | 8:5           | 1:1          | PAL       | 5/4, 1/1       |
| 640x400              | 8:5           | 1:1          | NTSC      | 5/4, 1/1, 7/8  |
| 640x480              | 4:3           | 1:1          | PAL       | 5/4, 1/1, 5/6  |
| 640x480              | 4:3           | 1:1          | NTSC      | 1/1, 7/8, 5/6  |
| 720x480 <sup>1</sup> | 4:3           | 9:8          | NTSC      | 1/1            |
| $720x480^2$          | 4:3           | 9:8          | NTSC      | 1/1, 7/8, 5/6  |
| 720x576 <sup>1</sup> | 4:3           | 15:12        | PAL       | 1/1            |
| 720x576 <sup>2</sup> | 4:3           | 15:12        | PAL       | 1/1, 5/6, 5/7  |
| 800x600              | 4:3           | 1:1          | PAL       | 1/1, 5/6, 5/7  |
| 800x600              | 4:3           | 1:1          | NTSC      | 3/4, 7/10, 5/8 |
| 1024x768             | 4:3           | 1:1          | PAL       | 5/7, 5/8, 5/9  |
| 1024x768             | 4:3           | 1:1          | NTSC      | 5/8, 5/9, 1/2  |

 Table 3: TV Output Modes

The components associated with the video output pins should be placed as close as possible to the CH7009. The  $75\Omega$  output termination, the output filter network, and the output connectors should be located as close as possible to the CH7009 to minimize the noise pickup as well as possible reflections due to impedance mismatches. The video output signals should overlay the ground plane and should be routed away from digital lines that could introduce crosstalk. The Y and C outputs should be separated by a ground trace and inductors and ferrite beads in series with these outputs should not be located next to each other.

The recommended output reconstruction filter network is a third order low pass filter. The recommended circuit for a typical S-Video and Composite outputs are shown in **Figure 11**, and its corresponding frequency response is shown in **Figure 12** and **Figure 13**.

Careful layout consideration for the CVBS, Y/G, C/R & CVBS/B traces and the attached components are needed in order to avoid coupling among each other. It is suggested that the signal traces of Y, C and CVBS be separated with ground traces and routed to the connectors. Also, the capacitors and the inductors attached to those outputs should not placed too close to each other.

The CVBS, Y/G, C/R & CVBS/B signals are analog video signals. The same layout rules as described in section 2.4.1 applies to these signals as well.



Figure 11: The Typical Connection For the S-Video and Composite Outputs



Figure 12: S-video and Composite Output Amplitude Response of the 3<sup>rd</sup> Order Reconstruction Filter as shown in Figure 11



Figure 13: The Details of the Amplitude Response of the Pass Band

**Note:** If the application only allows one video output connection and simultaneously display of S-Video and Composite is not needed, please refer AN27 on how to achieve the desire configuration.

SCART arrangements 1 and 2 can be achieved using the layout scheme shown in **Figure 14**. Using this layout, the SCART arrangement type can be chosen by means of register changes. For SCART arrangement 1, set FF Register (address 01h) bit 6 VOF = 1 and BL Register (address 07h) BL[7:0] = 0. For SCART arrangement 2, set VOF = 0 and BL[7:0] = 110, and CVBWB =0 (Register 02h bit 5).





## 3. Reference Design Example

The following schematics are based on an Intel Brookdale<sup>®</sup> / Montara<sup>®</sup> / Springdale<sup>®</sup> Graphics chipset design and are to be used as a CH7009 PCB design example only. It is not a complete design. Those who are seriously doing an application design with CH7009 and would like to have a complete reference design schematic, should contact Applications within Chrontel, Inc.

## 3.1 Schematics of Reference Design Example









## 4. Revision History

| Revision | Date    | Section      | Description                                                                                    |
|----------|---------|--------------|------------------------------------------------------------------------------------------------|
| 1.0      | 6/16/00 | All          | First official release, revision 1.0                                                           |
| 1.1      | 9/29/00 | Power Supply | Figure 1 updated.                                                                              |
|          |         | Decoupling   |                                                                                                |
| 2.0      | 1/30/03 | All          | All Figures and Tables updated.                                                                |
|          |         | 2.1.2        | Pins 18 and 44 renamed.                                                                        |
|          |         | 2.1.2        | TVDD Power Connection section added.                                                           |
|          |         | 2.2          | ISET resistor value description added.                                                         |
|          |         | 2.2          | Intel software driver implementation added.                                                    |
|          |         | 3.0          | Reference schematics updated to an                                                             |
|          |         |              | Intel Bookdale <sup>®</sup> / Montara <sup>®</sup> / Springdale <sup>®</sup> reference design. |

## Disclaimer

This document provides technical information for the user. Chrontel reserves the right to make changes at any time without notice to improve and supply the best possible product and is not responsible and does not assume any liability for misapplication or use outside the limits specified in this document. We provide no warranty for the use of our products and assume no liability for errors contained in this document. The customer should make sure that they have the most recent data sheet version. Customers should take appropriate action to ensure their use of the products does not infringe upon any patents. Chrontel, Inc. respects valid patent rights of third parties and does not infringe upon or assist others to infringe upon such rights.

Chrontel PRODUCTS ARE NOT AUTHORIZED FOR AND SHOULD NOT BE USED WITHIN LIFE SUPPORT SYSTEMS OR NUCLEAR FACILITY APPLICATIONS WITHOUT THE SPECIFIC WRITTEN CONSENT OF Chrontel. Life support systems are those intended to support or sustain life and whose failure to perform when used as directed can reasonably expect to result in personal injury or death.

# Chrontel

2210 O'Toole Avenue, Suite 100, San Jose, CA 95131-1326 Tel: (408) 383-9328 Fax: (408) 383-9338 www.chrontel.com E-mail: sales@chrontel.com

©2002 Chrontel, Inc. All Rights Reserved.

Printed in the U.S.A.